9 novembre 2023 | International, Naval

The development of the future European Strategic Command and Control System led by Indra passes its toughest test: an amphibious landing involving 3,000 troops from 19 countries

The development of the European Command and Control System which is part of the PESCO project named EUMILCON and leaded by Spain together with France, Germany, Italy, Luxembourg and Portugal, began in...

https://www.epicos.com/article/780256/development-future-european-strategic-command-and-control-system-led-indra-passes-its

Sur le même sujet

  • DARPA: Designing Chips for Real Time Machine Learning

    29 mars 2019 | International, Autre défense

    DARPA: Designing Chips for Real Time Machine Learning

    The current generation of machine learning (ML) systems would not have been possible without significant computing advances made over the past few decades. The development of the graphics-processing unit (GPU) was critical to the advancement of ML as it provided new levels of compute power needed for ML systems to process and train on large data sets. As the field of artificial intelligence looks towards advancing beyond today's ML capabilities, pushing into the realms of “learning” in real-time, new levels of computing are required. Highly specialized Application-Specific Integrated Circuits (ASICs) show promise in meeting the physical size, weight, and power (SWaP) requirements of advanced ML applications, such as autonomous systems and 5G. However, the high cost of design and implementation has made the development of ML-specific ASICs impractical for all but the highest volume applications. “A critical challenge in computing is the creation of processors that can proactively interpret and learn from data in real-time, apply previous knowledge to solve unfamiliar problems, and operate with the energy efficiency of the human brain,” said Andreas Olofsson, a program manager in DARPA's Microsystems Technology Office (MTO). “Competing challenges of low-SWaP, low-latency, and adaptability require the development of novel algorithms and circuits specifically for real-time machine learning. What's needed is the rapid development of energy efficient hardware and ML architectures that can learn from a continuous stream of new data in real time.” DARPA's Real Time Machine Learning (RTML) program seeks to reduce the design costs associated with developing ASICs tailored for emerging ML applications by developing a means of automatically generating novel chip designs based on ML frameworks. The goal of the RTML program is to create a compiler – or software platform – that can ingest ML frameworks like TensorFlow and Pytorch and, based on the objectives of the specific ML algorithms or systems, generate hardware design configurations and standard Verilog code optimized for the specific need. Throughout the lifetime of the program, RTML will explore the compiler's capabilities across two critical, high-bandwidth application areas: 5G networks and image processing. “Machine learning experts are proficient in developing algorithms but have little to no knowledge of chip design. Conversely, chip designers are not equipped with the expertise needed to inform the design of ML-specific ASICs. RTML seeks to merge these unique areas of expertise, making the process of designing ultra-specialized ASICs more efficient and cost-effective,” said Olofsson. Based on the application space's anticipated agility and efficiency, the RTML compiler provides an ideal platform for prototyping and testing fundamental ML research ideas that require novel chip designs. As such, DARPA plans to collaborate with the National Science Foundation (NSF) on this effort. NSF is pursuing its own Real Time Machine Learning program focused on developing novel ML paradigms and architectures that can support real-time inference and rapid learning. After the first phase of the DARPA RTML program, the agency plans to make its compiler available to NSF researchers to provide a platform for evaluating their proposed ML algorithms and architectures. During the second phase of the program, DARPA researchers will have an opportunity to evaluate the compiler's performance and capabilities using the results generated by NSF. The overall expectation of the DARPA-NSF partnership is to lay the foundation for next-generation co-design of RTML algorithms and hardware. “We are excited to work with DARPA to fund research teams to address the emerging challenges for real-time learning, prediction, and automated decision-making,” said Jim Kurose, NSF's head for Computer and Information Science and Engineering. “This collaboration is in alignment with the American AI Initiative and is critically important to maintaining American leadership in technology and innovation. It will contribute to advances for sustainable energy and water systems, healthcare logistics and delivery, and advanced manufacturing.” RTML is part of the second phase of DARPA's Electronics Resurgence Initiative (ERI) – a five-year, upwards of $1.5 billion investment in the future of domestic, U.S. government, and defense electronics systems. As a part of ERI Phase II, DARPA is supporting domestic manufacturing options and enabling the development of differentiated capabilities for diverse needs. RTML is helping to fulfill this mission by creating a means of expeditiously and cost-effectively generating novel chip designs to support emerging ML applications. Interested proposers will have an opportunity to learn more about the RTML program during a Proposers Day, which will be held at 675 North Randolph Street, Arlington, VA 22203 on Tuesday April 2, 2019 from 09:00 am – 03:00 pm EDT. Additional information about the event and registration are found here: https://www.fbo.gov/index?s=opportunity&mode=form&id=29e4d24ce31d2bf276a2162fae3d11cd&tab=core&_cview=0 Additional details on the RTML program are in the Broad Agency Announcement, published to fbo.gov: https://www.fbo.gov/index.php?s=opportunity&mode=form&id=a32e37cfad63edcba7cfd5d997422d93&tab=core&_cview=0 https://www.darpa.mil/news-events/2019-03-21

  • Japan unveils defense budget, seeking hypersonics, frigates, F-35s

    31 août 2023 | International, Aérospatial

    Japan unveils defense budget, seeking hypersonics, frigates, F-35s

    The Defense Ministry submitted a request for $52.9 billion to the Finance Ministry for the coming fiscal year, which starts April 1, 2024.

  • Raytheon awarded $25.4M for Tomahawk Weapons Systems Military Code, AGR5 kit

    20 septembre 2019 | International, Aérospatial

    Raytheon awarded $25.4M for Tomahawk Weapons Systems Military Code, AGR5 kit

    BySommer Brokaw Sept. 19 (UPI) -- Raytheon Missile Systems has been awarded a $25.4 million contract by the Navy for the Tomahawk Weapons System Military Code review and AGR5 kit. The contract, announced Wednesday by the Department of Defense, is for the company to conduct critical design review of the Tomahawk Weapons System Military Code's software and hardware. The contract also covers development work on an AGR5 kit, an anti-jam tool to be used for the global positioning system. The design review will include "studies, analysis, design, development, integration and test of hardware and software solutions," the Pentagon said in a press release. The contract also includes Navy funds for "assembly, integration, test and documentation of an AGR5 kit," the notice said. Raytheon will perform more than half the work in El Segundo, Calif., and the rest in Tucson, Ariz., with work expected to be completed by March 2021. https://www.upi.com/Defense-News/2019/09/19/Raytheon-awarded-254M-for-Tomahawk-Weapons-Systems-Military-Code-AGR5-kit/1891568909920/

Toutes les nouvelles